Part Number Hot Search : 
ST6232B CY7C109 2412D 12000 S58550 74HC59 B40S2A ON0949
Product Description
Full Text Search
 

To Download SY87729LHI Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Micrel
3.3V AnyClockTM (10MHz to 365MHz) FRACTIONAL N SYNTHESIZER
AnyClockTM SY87729L AnyClockTM
SY87729L
FEATURES
s Fractional synthesizer from 10MHz to 365MHz from a single 27MHz reference oscillator s Generates exactly the correct frequency for common transport protocols with or without FEC s Directly enables SY87721L to lock onto any data rate within its range s Exceeds BellCore and ITU jitter generation specifications s Programmable via MicroWireTM interface s Available in 32-Pin EPAD-TQFP package AnyClockTM
DESCRIPTION
The SY87729L is a complete rate independent frequency synthesizer integrated circuit. From a single reference source, this device generates a differential PECL reference frequency for Micrel's SY87721L 10Mbps to 2.7Gbps combined CDR and CMU. The SY87729L generates an exactly correct reference frequency for common data transport protocols. This is especially important in transponder applications, where a standards compliant protocol data unit must be generated downstream, even in the absence of any signal from the associated upstream interface. In addition, SY87729L will generate exactly correct reference frequencies for common data transport protocols augmented by forward error correction codes. For proprietary applications, the SY87729L generates reference frequencies guaranteed to enable the SY87721L CDR to lock to any possible baud rate in its range. SY87729L accepts configuration via a MicroWireTM interface. Data sheets and support documentation can be found on Micrel's web site at www.micrel.com.
APPLICATIONS
s Metro access system s Transponders s Multiplexers: access, add drop mux s SONET/SDH/ATM-based transmission systems, modules and test equipment s Broadband cross-connects s Fiber optic test equipment s Protocols supported: OC-1, OC-3, OC-12, OC-48, ATM, Gigabit Ethernet, Fast Ethernet, Fibre Channel, 2X Fibre Channel, 1394, InfiniBand, proprietary optical transport
AnyClock and AnyRate are trademarks of Micrel, Inc. MicroWire is a trademark of National Semiconductor.
Rev.: C Amendment: /0 September 2003
1
Issue Date:
Micrel
AnyClockTM SY87729L
SYSTEM BLOCK DIAGRAM
SY889x3
FIBER PIN DIODE TIA POST AMP
SY87721L
RDATA
SY87724L
4, 5, 8, 10 bits RCLK DEMUX
AnyRateTM
CDR
TCLK One REF_OSC
MUX
4, 5, 8, 10 bits
SY87729L
REF_CLK
CMU
AnyClockTM
Fractional Synthesizer 8 bits UP LOCK
SY889x2
FIBER LASER DIODE LASER DIODE DRIVER
2
Micrel
AnyClockTM SY87729L
FUNCTIONAL BLOCK DIAGRAM
Center Frequency Trim
FN VCF Loop Filter
REFCLK PhaseFrequency Detector Charge Pump VCO Fine
FN Delta Phase
P/(P-1) Divider Fractional-N Control WR Delta Phase
Lock Detector
Locked
WR VCF Loop Filter
M Divider
PhaseFrequency Detector
Charge Pump
VCO
PROGCS PROGDI PROGSK Wire Interface N Divider
Aquisition Sequencer
P Divider
CLKOUT
3
Micrel
AnyClockTM SY87729L
PACKAGE/ORDERING INFORMATION
Ordering Information
WRVCF+ WRVCF- FNVCF+ FNVCF- GNDA GNDA NC NC
Part Number SY87729LHI
24 23 22 VCCA NC CLKOUT+ CLKOUT- NC NC VCCO VCC
Package Type H32-2
Operating Range Industrial
Marking Code SY87729LHI
32 31 30 29 28 27 26 25 VCCA NC REFCLK+ REFCLK- NC PROGCS PROGDI PROGSK 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
Top View EPAD-TQFP H32-1
21 20 19 18 17
VCC
NC
LOCKED
NC
GND
NC
NC
32-pin EPAD-TQFP (H32-2)
PIN NAMES
CLKOUT - Differential PECL Output Reference Clock Output. This is the synthesized clock generated from REFCLK. It can be used to supply a reference clock to a data recovery device, such as Micrel's SY87721L. LOCKED - TTL Output Lock Output. This indicates proper operation of all the blocks in the clock synthesis chain. Logic high indicates that SY87729L is generating the expected frequency at the CLKOUT output. Logic low indicates that one or more PLL in the clock synthesis chain has yet to achieve proper lock. REFCLK - Differential PECL Input Reference Clock Input. This is a clock derived from an oscillator or other sufficiently accurate frequency source. The frequency provided at this input determines, along with the programming, what the output frequency at REFOUT will be. Micrel recommends using a 27.000MHz frequency source. PROGCS - TTL Input Program Interface Chip Select. This signal forms part of the MicroWire interface. When active high, this signal permits the acquisition of serial data. A falling edge on this input causes SY87729L to re-acquire lock to a new frequency, based on the program downloaded to it. PROGSK - TTL Input Program Interface Serial Clock. One bit of configuration data is read in each clock cycle. PROGDI - TTL Input Program Interface Data In. One data bit is sampled on each rising edge of PRGSK, while PROGCS is active high. FNVCF - Analog I/O Fractional-N Filter. These pins connect to the output from the fractional-N synthesizer charge pump, as well as the input to the corresponding Voltage Controlled Oscillator (VCO). A filter network, as described below, converts the charge pump current to a voltage, and adjusts loop bandwidth. WRVCF - Analog I/O Wrapper Filter. These pins connect to the output from the wrapper synthesizer charge pump, as well as the input to the corresponding VCO. A filter network, as described below, converts the charge pump current to a voltage, and adjusts loop bandwidth. VCC VCCA VCCO GND GNDA NC
4
NC
Supply Voltage Analog Supply Voltage Output Supply Voltage Ground Analog Ground These pins are to be left unconnected
Micrel
AnyClockTM SY87729L
DESCRIPTION
General The SY87729L AnyClockTM Fractional-N Synthesizer is used in serial data streaming applications, where the incoming data rate on a channel may vary, or where the incoming data rate on a channel is unknown ahead of time. In these situations, a valid output stream must still be generated even in the absence of any edges on the corresponding input stream. Until now, designers had to resort to sub-optimal solutions such as providing multiple reference oscillators. Beyond the potential noise and EMI issues, the designer has no way to future proof his circuit, as it would prove near impossible to pre-provision all the reference frequencies that might be needed after deployment, yet are unknown at this time. The SY87729L solves this problem by generating exact frequencies for common data streaming protocols, all from one 27MHz reference. If any of these protocols include overhead due to use of common digital wrappers, the SY87729L still generates the exact frequency required, including the overhead. Besides generating reference rates for common protocols directly, The SY87729L also generate reference frequencies for Micrel's SY87721L CDR/CMU, such that it will reliably recover data at any rate between 28Mbps and 2,700Mbps without any gaps. A simple 3-wire MicroWireTM bit-serial interface loads a configuration that describes the desired output reference frequency. All common microcontrollers support this MicroWireTM interface. Those microcontrollers that don't support this interface in hardware can easily emulate the interface in firmware. The large set of possible frequencies that the SY87729L generates, are divided into three classes. First, the sets of frequencies that match a particular data streaming protocol are in the "protocol" category. Second, the set of frequencies that are guaranteed to be near enough to any arbitrary data rate such that the SY87721L will lock are in the "picket fence" category. Third, the set of frequencies that do not fit into either of the first two categories is in the third category, The SY87729L generates these important reference frequencies through two tandem PLL circuits. The first PLL uses a modified fractional-N approach to generate a rational ratio frequency. This PLL is capable of generating all protocol data rates, except for those that include FEC or digital wrapper overhead. A second, more traditional P/Q synthesizer optionally adjusts the output frequency of the first, fractional-N synthesizer, to accommodate these FEC or digital wrapper data rates. The bit serial interface conveys 32 bits of configuration data from a microcontroller to SY87729L. This simple interface consists of an active high chip select, a serial clock (2MHz or less) and a serial data input. Each clock cycle one bit of configuration data transfers to SY87729L. Circuit Description The heart of SY87729L is its fractional-N synthesizer, as shown in Figure 1.
Loop Filter Input Reference Frequency (fREF)
PhaseFrequency Detector/ Charge Pump
VCO
Output Frequency (fFNOUT)
P Mux P-1
Control
Figure 1. Fractional-N Synthesizer Architecture The two dividers in the feedback path always differ by one count. That is, if one divider is set to divide by P = 5, then the other divider divides by P-1 = 4 . The mux chooses between the two based on the control circuit. The idea behind the fractional-N approach is that every input reference edge is used. Only those output edges that are nearest to an input edge get fed back to the phasefrequency comparator. In addition, the nearest output edges are chosen in such a way that the net offset, over a number of edges, zeroes out. It is the control circuit's job to drive the mux such that only the "correct" edges get fed back. In the above fractional-N circuit, if the output frequency should be, for example, 5 times the input frequency, then P is set to 5, and the control circuit sets the mux to only feed back the output of the P divider. If the output frequency should be, for example, 4 1/2 times the input frequency, then the control circuit alternates evenly between the P and the P-1 divider output. For every two input edges (one to compare against P, and another to compare against P-1), you will get 5 + 4 output edges, yielding an output frequency 9/2 the input frequency. Whereas P sets the integer part of the multiplication factor from input to output frequency, the control circuit determines the fractional part. By mixing the output of the P and P-1 dividers correctly, the control circuit can fashion any output frequency from P-1 times the input to P times the input, as long as that ratio can be expressed as a ratio of integers.
5
Micrel
AnyClockTM SY87729L
1
2
3
1
Fractional-N P/P-1 Divider This is the main divider for the fractional-N loop. The logical value of the output of the control block (Figure 1) defines whether the divider divides by P (values shown in Table 1) or by P-1. The expression for the fractional division becomes:
1
2
3
4
1
2
3
1
2
3
4
1
Figure 2. 11/3 Example Figure 2 shows an example generating an output frequency 3 2/3 times the input frequency. Since the output frequency is between 3 and 4 times the input, P is set to 4. We need to select the P divider twice, and select the P-1 divider once. Multiplying by 4 two times out of three, and multiplying by 3 one time out of three, averages to a multiplication of 3 2/3 . The top waveform is the reference input. The bottom waveform is the multiplied output. The waveform in the middle shows those edges from the output that most closely matches a corresponding reference waveform edge. The control circuit must generate a repeating pattern to the mux of something like "101," so that the P divider is selected twice, and the P-1 divider is selected once, every three reference edges. Fractional-N Phase-Frequency Detector This circuit, besides generating "pump up" and "pump down" signals, also generates delta phase signals for use by the lock detect circuit. This detector circuit also accepts a gating signal from the Fractional-N control block. When gated, the phase detector generates neither pump up nor pump down pulses. Fractional-N Charge Pump This circuit converts the "pump up" and "pump down" signals from the phase-frequency detector into current pulses. An external loop filter integrates these current pulses into a control voltage. Charge pump current is selectable. This modifies loop gain as follows: During acquisition of the reference, the charge pump current is fixed at 20A. Once the acquisition sequencer has completed center frequency trimming, then it changes the current of this charge pump to 50A. Fractional-N VCO This circuit converts the voltage integrated by the external loop filter into a digital clock stream. The frequency of this clock varies based on this control voltage. This VCO has a coarse and a fine input, with a combined range of 540MHz to 729MHz. The coarse input trims the VCO, as described below, so that its center frequency rests near the target frequency to generate. The fine adjustment forms part of the closed loop. VCO gain is nominally 200MHz per Volt.
QP-1 Fractional division = P - QP-1 + QP Where QP is the number or reference clock periods during which the divider must divide by P and QP-1 is the number of reference clock periods during which the divider must divide by P-1. Care should be exercised when selecting the value of P (Table 1) so that the voltage-controlled oscillator (VCO) of the fractional-N PLL is not driven out of range. The following conditions must be met: fVCO (min) < fREF x Fractional division < fVCO (max) or
(
)
QP-1 fVCO (min) < fREF x P - < fVCO (max) (QP-1 + QP )
Where, fVCO (min) = 540MHz fVCO (max) = 729MHz fREF = frequency of the reference clock.
DivSel3 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 DivSel2 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 DivSel1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 DivSel0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 P 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
Table 1. DivSel Divider Setting Fractional-N Control This circuit controls the P/P-1 divider, selecting the appropriate divide ratio, either P or P-1, in the correct pattern. As explained in the example of Figure 2 above, controlling the P/P-1 divider amounts to generating a repeating binary bit stream. In that example, a "1" represents dividing by 4, and a "0" represents dividing by 3. The full cycle, "101," says to divide by 4 twice, and to divide by 3 once.
6
Micrel
AnyClockTM SY87729L Accum 0 5 10 15 20 2 7 12 17 22 4 9 14 19 1 6 11 16 21 3 8 13 18 Add 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 Sum 5 10 15 20 25 7 12 17 22 27 9 14 19 24 6 11 16 21 26 8 13 18 23 Modulo 5 10 15 20 2 7 12 17 22 4 9 14 19 1 6 11 16 21 3 8 13 18 0 Bit 1 1 1 1 0 1 1 1 1 0 1 1 1 0 1 1 1 1 0 1 1 1 0
In the general case, the pattern "101" need not change based on the P divider value. To multiply by 14/3 instead of 11/3, for example, the same "101" pattern would be used, but we would alternate dividing by 5 and 4, instead of dividing by 4 and 3. The P value, in effect, represents the integer part of the multiplication factor. The repeating binary bit pattern really depends only on the number of times to divide by P, and the number of times to divide by P-1. We label the number of times to divide by P as QP, and the number of times to divide by P-1 as QP-1. The fractional-N synthesizer generates its output frequency as per this formula:
QP-1 fFNOUT = P - xf QP + QP-1 REF In our figure two example, we multiply by 11/3, or 4 - 1/3. Matching against the formula, P = 4, QP-1 = 1, and QP = 2. The SY87729L accepts QP and QP-1 values from its MicroWireTM interface, where they exist as the 5-bit values "qp" and "qpm1." Both values are unsigned binary numbers. QP and QP-1 are both constrained to be 31 or less, and their sum is also constrained to be 31 or less. That means that the denominator in the above formula must be 31 or less. As would be expected from the formula, setting QP to zero causes frequency multiplication exactly by P-1. Setting QP-1 to zero causes frequency multiplication exactly by P. The SY87729L behavior is undefined if both QP and QP-1 are both set to zero. In the general case, the length of the repeating binary bit pattern is QP + QP-1. It consists of QP "1", and QP-1 "0." The SY87729L accomplishes this by implementing Bresenham's algorithm in hardware. To see how this works, we need a more complicated example. Let's say we need to multiply by 110/23, or 5 - 5/23. In this example, P = 5, QP-1 = 5, and QP = 18. The naive approach would generate a bit pattern of:
11111 11111 11111 11100 000 The spaces between groups of five digits are added for readability only. This pattern is 23 bits long, with QP (that is, 18) "1" and QP-1 (that is, 5) "0", so it will multiply correctly, but it doesn't match P/P-1 divider edges to input edges in the best way possible. In fact, the best pattern, in terms of minimizing distance between divider and reference input edges, is: 11110 11110 1110 11110 1110 Table 2 shows how Bresenham's algorithm works. The first column is an accumulator. It starts at zero, but otherwise takes the result from the fourth column of the previous row. The second column is the value to add to the accumulator at each step. In the general case, this is always QP-1. The third column forms the sum. The fourth column takes the sum modulo (QP + QP-1). The last column is "0" whenever the modulo changes the sum. Note that the Table has 23 rows, before the sum is zero, and the entire algorithm repeats itself.
7
Table 2. 5/23 Example Note that the sequence of bits in the last column, reading down, is the optimal pattern to generate. The choice of repeating bit pattern reduces jitter because a fractional-N synthesizer relies on edges temporarily not matching, but averaging out over some time interval. Anything that reduces the timing disparity between edges arriving at the phase-frequency comparator will reduce jitter. Center Frequency Trim This circuit block generates two identical reference voltages for the two VCO on the SY87729L. This voltage pair can be digitally trimmed. Trimming occurs under control of the acquisition sequencer, which trims for center frequency of the fractional-N synthesizer only. The wrapper synthesizer VCO is matched to the fractional-N VCO. Both VCO are fed the same coarse adjustment voltage, and so both center nominally at the same frequency. An 8-bit counter implements the voltage steps. The acquisition sequencer steps through this counter, which changes its voltage by about 12mV per step. The coarse input to the VCO is nominally set at 500MHz per Volt. The acquisition sequencer exercises the center frequency trim circuit so that the VCO control voltage ends up within about 12mV of where it should be, were it exactly centered for the desired output frequency.
Micrel
AnyClockTM SY87729L
Lock Detector The SY87729L ensures proper operation of both synthesizers by verifying that both PLL have achieved lock. The LOCKED output asserts active high only when this is the case, that is, both PLL are locked. The SY87729L implements a digital lock detector that is both simple and robust. Each phase-frequency detector provides a charge pump output that is the logical OR of pump up and pump down pulses. The lock detect circuit processes this charge pump output with a pulse width discriminator. Once each reference clock rising edge, the discriminator will produce a pulse, only if the phase difference between the feedback divider and the reference input is too large. These pulses are subsequently processed digitally. A PLL that is out of lock, is declared to be in lock only if 256 consecutive reference clocks have NO large phase errors, as reported by the pulsewidth discriminator. Any large phase error event, even a single one, that arrives before lock is declared, will reset the circuit. Once in lock, a PLL is declared out of lock if more largephase-difference than small-phase-difference events occur that is, if over time, a net of 256 large-phase-difference events occur. That is accomplished by counting up when large-phase-difference events occur and counting down in the case of small-phase events. Wrapper Synthesizer The frequency generated by the fractional-N PLL is further processed by a more classical PLL circuit, as shown in Figure 3.
Loop Filter Input Frequency (fFNOUT)
PhaseFrequency Detector/ Charge Pump
Wrapper Charge Pump This circuit converts the pump signals from the phasefrequency detector into current pulses. Charge pump current is fixed at about 20A. An external loop filter integrates these current pulses into a control voltage. Wrapper VCO This circuit matches the fractional-N VCO in construction and operation, so that the center frequency trim circuit can center both the fractional-N VCO and the wrapper VCO at about the same frequency. Wrapper M Divider This circuit forms the denominator of the ratio by which the wrapper synthesizer modifies the fractional-N output frequency. The division ratio is selected via MicroWireTM, as the 3-bit MdivSel register, as per Table 3 .
MdivSel2 0 0 0 0 1 1 1 1 MdivSel1 0 0 1 1 0 0 1 1 MdivSel0 0 1 0 1 0 1 0 1 Divisor 16 16 18 17 31 14 32 15
Table 3. MdivSel Divisor Control The divisors are in two sets. The first set consists of the divisors 14, 15, 16, 17 and 18. The second set consists of 31 and 32. Both M and N must be chosen from the same set. For example, an N divisor of 31 and an M divisor of 17 results in undefined behavior. The ratio must be kept M smaller than
17 18 , that is, is not allowed. 14 14
N
M
VCO
Output Frequency (fWROUT)
N
Figure 3. Wrapper Architecture This circuit further modifies the frequency generated by the fractional-N loop. This comes in handy where digital wrapper and/or FEC is implemented. The wrapper synthesizer generates just a few ratios near 1. The wrapper modifies the frequency based on the values of M and N, the dividers, as per:
540MHz fWROUT
x fREF 729MHz
Wrapper N Divider This circuit forms the numerator of the ratio by which the wrapper synthesizer modifies the fractional-N output frequency. The division ratio is selected via MicroWireTM, as the 3-bit NdivSel register, as per Table 4.
NdivSel2 0 0 0 0 1 1 1 1 NdivSel1 0 0 1 1 0 0 1 1 NdivSel0 0 1 0 1 0 1 0 1 Divisor 16 16 18 17 31 14 32 15
QP-1 N N = x fFNOUT = x P - M M QP-1 + QP
Wrapper Phase-Frequency Detector This circuit generates pump up and pump down signals for the charge pump, and also generates delta phase for the lock detector.
8
Table 4. NdivSel Divisor Control
Micrel
AnyClockTM SY87729L
P Divider The output of the wrapper synthesizer is post divided down before appearing at the CLKOUT pins. Notice that, given the range of the wrapper VCO (540MHz to 729MHz) and the maximum and minimum division ratios of the P divider (2 to 60, as shown in Table 5), the minimum and maximum frequency of CLKOUT is 9MHz and 364.5MHz respectively.
PostDivSel Bit 4 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 3 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 2 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 Divisor 2 3 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 18 20 22 24 26 28 30 32 36 40 44 48 52 56 60
MicroWireTM Interface This standard bit-serial interface eases interfacing the SY87729L to microcontrollers. The SY87729L accepts one data bit on PROGDI per rising edge on PROGSK. The data is ignored when PROGCS is inactive low. When PROGCS is active high, bits are shifted into the SY87729L. The falling edge of PROGCS then initiates acquisition of the output frequency defined by the 32-bit program just loaded into the SY87729L. This means that, if the user wishes to re-acquire based on the same program, PROGCS needs to toggle high then low. Programming To program the SY87729L to generate a certain frequency: 1. Determine the required values of the programming parameters, as summarized in Table 6. 2. Set PROGCS active high. 3. Shift in each of the 32 bits, as per Table 6. The fields are loaded in sequence, from the first row to the last row. For each multi-bit field, the most significant bit is shifted in first. Shift the bits in through PROGDI, clocking them with PROGSK edges. 4. Set PROGCS inactive low. 5. Wait for LOCKED to assert high.
Field Preamble qp qpm1 divsel mfg. PostDivSel NdivSel MdivSel # Bits 4 5 5 4 3 5 3 3 Reference always "0000" Section: Gating the P/P-1 Divider Section: Gating the P/P-1 Divider Table 1 always "000" Table 5 Table 4 Table 3
Table 6. Programming Sequence The SY87729L generates exact frequencies for common serial data streaming protocols. Summary programming information appears in the next section. The SY87729L also enables Micrel's SY87721L AnyRateTM CDR to decode virtually anything within its range of operation, all from a 27.000MHz reference. Details about how to program the SY87729L in the general case, including derivation of programs for both the standard protocols and the AnyRateTM application, appear in an applications note.
Table 5. Setting to Program the Division Ratio of the P Divider The divisor value is selected via MicroWireTM. The 5-bit PostDivSel register determines the divisor value. It is set as per Table 5. The SY87729L does not guarantee a 50% duty cycle output. It is designed to provide well-timed rising edges only.
9
Micrel
AnyClockTM SY87729L
Standard Protocol Applications From a single 27.000MHz reference input, the SY87729L can generate exactly correct frequencies for at least the 18 protocols listed in Table 7. This table also shows how to
program the SY87729L for each protocol listed. This table assumes no digital wrapper. If your system includes such a wrapper, then modify the NdivSel and MdivSel bits accordingly.
Protocol ETR OC-1 Fast Ethernet FDDI 1/8 Fibre Channel General OC-3/STM-1 ESCON 1/4 Fibre Channel 1/2 Fibre Channel OC-12/STM-4 Fibre Channel Gigabit Ethernet D1 Video HDTV Infiniband 2x Fibre Channel OC-48/STM-16
SY87729L Fout (MHz) 32 51.84 50 125 13.28125 150 155.52 50 26.5625 53.125 155.52 106.25 156.25 69 92.8125 125 212.5 155.52
Programming Bits 0000 10011 01000 0111 000 10010 101 101 0000 00001 11000 0111 000 01100 101 101 0000 00010 11001 1000 000 01101 101 101 0000 00100 10111 0111 000 00101 101 101 0000 01011 00111 0111 000 11100 101 101 0000 00010 00111 0110 000 00100 101 101 0000 00001 11000 0111 000 00100 101 101 0000 00010 11001 1000 000 01101 101 101 0000 01011 00111 0111 000 10100 101 101 0000 01011 00111 0111 000 01100 101 101 0000 00001 11000 0111 000 00100 101 101 0000 01011 00111 0111 000 00110 101 101 0000 00100 10111 0111 000 00100 101 101 0000 00001 00000 0110 000 01001 101 101 0000 00001 01111 1000 000 00111 101 101 0000 00100 10111 0111 000 00100 101 101 0000 01011 00111 0111 000 00011 101 101 0000 00001 11000 0111 000 00100 101 101
Table 7. Protocol Listings Loop Filter Values Each PLL in the SY87729L adjusts its loop gain through an external loop filter. Figure 4 shows Micrel's recommended values for these.
2k
0.1F
FNCVF+ or WRVCF+
FNCVF-- or WRVCF--
Figure 4. Recommended Loop Filter Values
10
Micrel
AnyClockTM SY87729L
ABSOLUTE MAXIMUM RATINGS(1)
Symbol VCC VIN IOUT Tstore TA Parameter Power Supply Voltage Input Voltage ECL Output Current Storage Temperature Range Operating Temperature Range --Continuous --Surge Rating -0.5 to +5.0 -0.5 to VCC 50 100 -65 to +150 -40 to +85 Unit V V mA C C
DC ELECTRICAL CHARACTERISTICS
VCC = VCCO = VCCA = 3.3V 5%; GND = GNDA = 0V; TA = -40C to +85C
Symbol VCC ICC Parameter Power Supply Voltage Power Supply Current Min. 3.15 -- Typ. 3.3 205 Max. 3.45 275 Unit V mA No output load Condition
PECL DC ELECTRICAL CHARACTERISTICS
VCC = VCCO = VCCA = 3.3V 5%; GND = GNDA = 0V; TA = -40C to +85C
Symbol VIH VIL VOH VOL IIL Parameter Input HIGH Voltage Input LOW Voltage Output HIGH Voltage Output LOW Voltage Input LOW Current(2),(3) Min. VCC - 1.165 VCC - 1.810 VCC - 1.075 VCC - 1.860 -1.5 Typ. -- -- -- -- -- Max. VCC - 0.880 VCC - 1.475 VCC - 0.830 VCC - 1.570 -- Unit V V V V A 50 to VCC -2V 50 to VCC -2V VIN = VIL(Min) Condition
TTL DC ELECTRICAL CHARACTERISTICS
VCC = VCCO = VCCA = 3.3V 5%; GND = GNDA = 0V; TA = -40C to +85C
Symbol VIH VIL VOH VOL IIH IIL IOS
Note 1.
Parameter Input HIGH Voltage Input LOW Voltage Output HIGH Voltage Output LOW Voltage Input HIGH Current Input LOW Current Output Short Circuit Current
Min. 2.0 -- 2.0 -- -- -- -- -100
Typ. -- -- -- -- -- -- -- --
Max. -- 0.8 -- 0.5 +20 +100 -300 -250
Unit V V V V A A A mA
Condition
IOH = -2mA IOL = 4mA VIN = 2.7V, VCC = Max. VIN = VCC, VCC = Max. VIN = 0.5V, VCC = Max. VOUT = 0V, (1 sec. Max.)
Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to ABSOLUTE MAXIMUM RATING conditions for extended periods may affect device reliability. The REFCLK+ pin has a nominal 75k pull-down resistor connected to ground. The RECLK- pin has a nominal 75k pull-down resistor connected to ground and a nominal 75k pull-up resistor connected to VCC.
Note 2. Note 3.
11
Micrel
AnyClockTM SY87729L
AC ELECTRICAL CHARACTERISTICS
VCC = VCCO = VCCA = 3.3V 5%; GND = GNDA = 0V; TA = -40C to +85C
Symbol tIRF tREFPWH tREFPWL tCSSK tSKCS tSKP tSKPWH tSKPWL tDIS tDIH Parameter REFCLK Input Rise/Fall Times REFCLK Pulse Width High REFCLK Pulse Width Low PROGCS to PROGSK Preset PROGSK to PROGCS Recovery PROGSK Period PROGSK Pulse Width High PROGSK Pulse Width Low PROGDI Data Setup PROGDI Data Hold CLKOUT Duty Cycle CLKOUT Maximum Frequency Acquisition Lock Time Fractional-N VCO Operating Range Wrapper VCO Operating Range Min. -- 5 5 100 100 200 70 70 20 20 25 365 -- 540 540 Typ. -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- Max. 2.0 -- -- -- -- -- -- -- -- -- 75 -- 0.1 729 729 Unit ns ns ns ns ns ns ns ns ns ns % of UI MHz sec MHz MHz 27MHz Reference Clock tCLKPWH / (tCLKPWH + tCLKPWL) Condition
12
Micrel
AnyClockTM SY87729L
TIMING WAVEFORMS
tREFPWH REFCLK tCLKPWH CLKOUT tCLKPWL tREFPWL
tCSSK PROGCS tSKPWH PROGSK PROGDI Valid Valid tSKP tSKPWL tDIS tDIH
tSKCS
Valid
13
Micrel
AnyClockTM SY87729L
32 LEAD EPAD-TQFP (DIE UP) (H32-2)
Package EP- Exposed Pad
Rev. 01
Die
CompSide Island
Heat Dissipation Heat Dissipation VEE Heavy Copper Plane VEE Heavy Copper Plane
PCB Thermal Consideration for 32-Pin EPAD-TQFP Package
MICREL, INC.
TEL
1849 FORTUNE DRIVE SAN JOSE, CA 95131 USA
FAX
+ 1 (408) 944-0800
+ 1 (408) 944-0970
WEB
http://www.micrel.com
The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. (c) 2003 Micrel, Incorporated.
14


▲Up To Search▲   

 
Price & Availability of SY87729LHI

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X